OT3122t180 GP PLL for TSMC 180nm

The OT3122t180 is a flexible clock multiplier PLL function with a wide range of input and output frequencies and is designed for the TSMC 0.18µ digital, mixed signal, or high voltage CMOS processes. The design features an advanced multi-stage balanced VCO for exceptional cycle to cycle jitter performance.

This function is also available for IBM 180nm, and ams 180nm.

OT3122 PL

Features

  • Wide range N, M, P integer dividers.
  • 40MHz – 600MHz output frequency range.
  • Comparable frequency range 8MHz – 50MHz.
  • 18pS RMS cycle to cycle jitter at 600MHz.
  • Lock-detect function.
  • Bypass function.
  • Well defined startup behavior.
  • -40°C to 140°C temperature operation.
  • Available divider selection program.
  • Small cell area: 0.06mm2 in 0.18µ CMOS.
  • 2mW typical power dissipation.
  • 1.8V digital and analog supplies.
  • 0.18µ CMOS process compatibility.
  • Only 1.8V transistors are used in the design.
  • Silicon proven architecture.
OT3122t180 PLL Layout
OT3122t1800 PLL Layout

Multiple use licensing at $14K.
Contact info@ot1.com for further information.